1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
|
/*
* Copyright © 2011 Intel Corporation
*
* Permission is hereby granted, free of charge, to any person obtaining a
* copy of this software and associated documentation files (the "Software"),
* to deal in the Software without restriction, including without limitation
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
* and/or sell copies of the Software, and to permit persons to whom the
* Software is furnished to do so, subject to the following conditions:
*
* The above copyright notice and this permission notice (including the next
* paragraph) shall be included in all copies or substantial portions of the
* Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
* IN THE SOFTWARE.
*
* Authors:
* Chris Wilson <chris@chris-wilson.co.uk>
*
*/
#include "igt.h"
#include <unistd.h>
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <fcntl.h>
#include <inttypes.h>
#include <pthread.h>
#include <errno.h>
#include <sys/stat.h>
#include <sys/ioctl.h>
#include "drm.h"
struct local_i915_gem_mmap_v2 {
uint32_t handle;
uint32_t pad;
uint64_t offset;
uint64_t size;
uint64_t addr_ptr;
uint64_t flags;
#define I915_MMAP_WC 0x1
};
#define LOCAL_IOCTL_I915_GEM_MMAP_v2 DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct local_i915_gem_mmap_v2)
static int OBJECT_SIZE = 16*1024*1024;
/*
* Local WC mmap wrapper. This is used to make sure we go through
* the GEM_MMAP IOCTL.
* */
static void *
local_gem_mmap__wc(int fd, uint32_t handle, uint64_t offset, uint64_t size, unsigned prot)
{
void *ptr;
ptr = __gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ | PROT_WRITE);
igt_assert(ptr);
return ptr;
}
static void set_domain(int fd, uint32_t handle)
{
gem_set_domain(fd, handle, I915_GEM_DOMAIN_WC, I915_GEM_DOMAIN_WC);
}
static void *
mmap_bo(int fd, uint32_t handle)
{
void *ptr;
ptr = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ | PROT_WRITE);
return ptr;
}
static void *
create_pointer(int fd)
{
uint32_t handle;
void *ptr;
handle = gem_create(fd, OBJECT_SIZE);
ptr = mmap_bo(fd, handle);
set_domain(fd, handle);
gem_close(fd, handle);
return ptr;
}
static void
test_invalid_flags(int fd)
{
struct drm_i915_getparam gp;
struct local_i915_gem_mmap_v2 arg;
uint64_t flag = I915_MMAP_WC;
int val = -1;
memset(&arg, 0, sizeof(arg));
arg.handle = gem_create(fd, 4096);
arg.offset = 0;
arg.size = 4096;
memset(&gp, 0, sizeof(gp));
gp.param = 30; /* MMAP_VERSION */
gp.value = &val;
/* Do we have the new mmap_ioctl? */
drmIoctl(fd, DRM_IOCTL_I915_GETPARAM, &gp);
if (val >= 1) {
/*
* Only MMAP_WC flag is supported in version 1, so any other
* flag should be rejected.
*/
flag <<= 1;
while (flag) {
arg.flags = flag;
igt_assert(drmIoctl(fd,
LOCAL_IOCTL_I915_GEM_MMAP_v2,
&arg) == -1);
igt_assert_eq(errno, EINVAL);
flag <<= 1;
}
}
gem_close(fd, arg.handle);
}
static void
test_copy(int fd)
{
void *src, *dst;
/* copy from a fresh src to fresh dst to force pagefault on both */
src = create_pointer(fd);
dst = create_pointer(fd);
memcpy(dst, src, OBJECT_SIZE);
memcpy(src, dst, OBJECT_SIZE);
munmap(dst, OBJECT_SIZE);
munmap(src, OBJECT_SIZE);
}
enum test_read_write {
READ_BEFORE_WRITE,
READ_AFTER_WRITE,
};
static void
test_read_write(int fd, enum test_read_write order)
{
uint32_t handle;
void *ptr;
volatile uint32_t val = 0;
handle = gem_create(fd, OBJECT_SIZE);
set_domain(fd, handle);
ptr = mmap_bo(fd, handle);
igt_assert(ptr != MAP_FAILED);
if (order == READ_BEFORE_WRITE) {
val = *(uint32_t *)ptr;
*(uint32_t *)ptr = val;
} else {
*(uint32_t *)ptr = val;
val = *(uint32_t *)ptr;
}
gem_close(fd, handle);
munmap(ptr, OBJECT_SIZE);
}
static void
test_read_write2(int fd, enum test_read_write order)
{
uint32_t handle;
void *r, *w;
volatile uint32_t val = 0;
handle = gem_create(fd, OBJECT_SIZE);
set_domain(fd, handle);
r = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ);
w = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ | PROT_WRITE);
if (order == READ_BEFORE_WRITE) {
val = *(uint32_t *)r;
*(uint32_t *)w = val;
} else {
*(uint32_t *)w = val;
val = *(uint32_t *)r;
}
gem_close(fd, handle);
munmap(r, OBJECT_SIZE);
munmap(w, OBJECT_SIZE);
}
static void
test_write(int fd)
{
void *src;
uint32_t dst;
/* copy from a fresh src to fresh dst to force pagefault on both */
src = create_pointer(fd);
dst = gem_create(fd, OBJECT_SIZE);
gem_write(fd, dst, 0, src, OBJECT_SIZE);
gem_close(fd, dst);
munmap(src, OBJECT_SIZE);
}
static void
test_coherency(int fd)
{
uint32_t handle;
uint32_t *wc, *cpu;
int i;
igt_require(igt_setup_clflush());
handle = gem_create(fd, OBJECT_SIZE);
wc = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ | PROT_WRITE);
cpu = gem_mmap__cpu(fd, handle, 0, OBJECT_SIZE, PROT_READ | PROT_WRITE);
gem_set_domain(fd, handle, I915_GEM_DOMAIN_WC, I915_GEM_DOMAIN_WC);
for (i = 0; i < OBJECT_SIZE / 64; i++) {
int x = 16*i + (i%16);
wc[x] = i;
igt_clflush_range(&cpu[x], sizeof(cpu[x]));
igt_assert_eq(cpu[x], i);
}
munmap(cpu, OBJECT_SIZE);
munmap(wc, OBJECT_SIZE);
gem_close(fd, handle);
}
static void
test_write_gtt(int fd)
{
uint32_t dst;
char *dst_gtt;
void *src;
dst = gem_create(fd, OBJECT_SIZE);
set_domain(fd, dst);
/* prefault object into gtt */
dst_gtt = mmap_bo(fd, dst);
memset(dst_gtt, 0, OBJECT_SIZE);
munmap(dst_gtt, OBJECT_SIZE);
src = create_pointer(fd);
gem_write(fd, dst, 0, src, OBJECT_SIZE);
gem_close(fd, dst);
munmap(src, OBJECT_SIZE);
}
static void
test_read(int fd)
{
void *dst;
uint32_t src;
/* copy from a fresh src to fresh dst to force pagefault on both */
dst = create_pointer(fd);
src = gem_create(fd, OBJECT_SIZE);
gem_read(fd, src, 0, dst, OBJECT_SIZE);
gem_close(fd, src);
munmap(dst, OBJECT_SIZE);
}
static void
test_close(int fd)
{
uint32_t handle = gem_create(fd, OBJECT_SIZE);
uint8_t *ptr = mmap_bo(fd, handle);
int i;
memset(ptr, 0xcc, OBJECT_SIZE);
gem_close(fd, handle);
for (i = 0; i < 4096; i++)
igt_assert(ptr[i*4096+i] == 0xcc);
munmap(ptr, OBJECT_SIZE);
}
static void
test_write_cpu_read_wc(int fd, int force_domain)
{
uint32_t handle;
uint32_t *src, *dst;
handle = gem_create(fd, OBJECT_SIZE);
dst = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ);
src = gem_mmap__cpu(fd, handle, 0, OBJECT_SIZE, PROT_WRITE);
memset(src, 0xaa, OBJECT_SIZE);
if (force_domain)
set_domain(fd, handle);
igt_assert(memcmp(dst, src, OBJECT_SIZE) == 0);
gem_close(fd, handle);
munmap(src, OBJECT_SIZE);
munmap(dst, OBJECT_SIZE);
}
static void
test_write_gtt_read_wc(int fd)
{
uint32_t handle;
uint32_t *src, *dst;
handle = gem_create(fd, OBJECT_SIZE);
set_domain(fd, handle);
dst = local_gem_mmap__wc(fd, handle, 0, OBJECT_SIZE, PROT_READ);
src = gem_mmap__gtt(fd, handle, OBJECT_SIZE, PROT_WRITE);
memset(src, 0xaa, OBJECT_SIZE);
igt_assert(memcmp(dst, src, OBJECT_SIZE) == 0);
gem_close(fd, handle);
munmap(src, OBJECT_SIZE);
munmap(dst, OBJECT_SIZE);
}
static void
test_set_cache_level(int fd)
{
struct drm_mode_cursor arg;
struct drm_mode_card_res res;
uint32_t crtc[32];
int active_crtc = 0;
int n;
/* We want to trigger an old WARN in set-cache-level when
* it sees an unbound object in the GTT domain, following
* the introduction of mmap(wc).
*/
memset(&arg, 0, sizeof(arg));
arg.flags = DRM_MODE_CURSOR_BO;
arg.width = arg.height = 64;
arg.handle = gem_create(fd, 64*64*4);
set_domain(fd, arg.handle);
/* Bind the object to the cursor to force set-cache-level(DISPLAY) */
memset(&res, 0, sizeof(res));
res.count_crtcs = 32;
res.crtc_id_ptr = to_user_pointer(crtc);
do_ioctl(fd, DRM_IOCTL_MODE_GETRESOURCES, &res);
for (n = 0; n < res.count_crtcs; n++) {
struct drm_mode_crtc mode;
memset(&mode, 0, sizeof(mode));
mode.crtc_id = crtc[n];
do_ioctl(fd, DRM_IOCTL_MODE_GETCRTC, &mode);
if (!mode.mode_valid)
continue;
active_crtc++;
arg.crtc_id = crtc[n];
do_ioctl(fd, DRM_IOCTL_MODE_CURSOR, &arg);
}
gem_close(fd, arg.handle);
igt_require(active_crtc);
}
struct thread_fault_concurrent {
pthread_t thread;
int id;
uint32_t **ptr;
};
static void *
thread_fault_concurrent(void *closure)
{
struct thread_fault_concurrent *t = closure;
uint32_t val = 0;
int n;
for (n = 0; n < 32; n++) {
if (n & 1)
*t->ptr[(n + t->id) % 32] = val;
else
val = *t->ptr[(n + t->id) % 32];
}
return NULL;
}
static void
test_fault_concurrent(int fd)
{
uint32_t *ptr[32];
struct thread_fault_concurrent thread[64];
int n;
for (n = 0; n < 32; n++) {
ptr[n] = create_pointer(fd);
}
for (n = 0; n < 64; n++) {
thread[n].ptr = ptr;
thread[n].id = n;
pthread_create(&thread[n].thread, NULL, thread_fault_concurrent, &thread[n]);
}
for (n = 0; n < 64; n++)
pthread_join(thread[n].thread, NULL);
for (n = 0; n < 32; n++) {
munmap(ptr[n], OBJECT_SIZE);
}
}
static void
run_without_prefault(int fd,
void (*func)(int fd))
{
igt_disable_prefault();
func(fd);
igt_enable_prefault();
}
int fd;
igt_main
{
if (igt_run_in_simulation())
OBJECT_SIZE = 1 * 1024 * 1024;
igt_fixture {
fd = drm_open_driver(DRIVER_INTEL);
gem_require_mmap_wc(fd);
}
igt_subtest("invalid-flags")
test_invalid_flags(fd);
igt_subtest("close")
test_close(fd);
igt_subtest("copy")
test_copy(fd);
igt_subtest("read")
test_read(fd);
igt_subtest("write")
test_write(fd);
igt_subtest("coherency")
test_coherency(fd);
igt_subtest("write-gtt")
test_write_gtt(fd);
igt_subtest("read-write")
test_read_write(fd, READ_BEFORE_WRITE);
igt_subtest("write-read")
test_read_write(fd, READ_AFTER_WRITE);
igt_subtest("read-write-distinct")
test_read_write2(fd, READ_BEFORE_WRITE);
igt_subtest("write-read-distinct")
test_read_write2(fd, READ_AFTER_WRITE);
igt_subtest("fault-concurrent")
test_fault_concurrent(fd);
igt_subtest("read-no-prefault")
run_without_prefault(fd, test_read);
igt_subtest("write-no-prefault")
run_without_prefault(fd, test_write);
igt_subtest("write-gtt-no-prefault")
run_without_prefault(fd, test_write_gtt);
igt_subtest("write-cpu-read-wc")
test_write_cpu_read_wc(fd, 1);
igt_subtest("write-cpu-read-wc-unflushed")
test_write_cpu_read_wc(fd, 0);
igt_subtest("write-gtt-read-wc")
test_write_gtt_read_wc(fd);
igt_subtest("set-cache-level")
test_set_cache_level(fd);
igt_fixture
close(fd);
}
|