summaryrefslogtreecommitdiff
path: root/arch/arm/mach-ux500/include/mach/shrm_config.h
diff options
context:
space:
mode:
Diffstat (limited to 'arch/arm/mach-ux500/include/mach/shrm_config.h')
-rw-r--r--arch/arm/mach-ux500/include/mach/shrm_config.h111
1 files changed, 0 insertions, 111 deletions
diff --git a/arch/arm/mach-ux500/include/mach/shrm_config.h b/arch/arm/mach-ux500/include/mach/shrm_config.h
deleted file mode 100644
index a82b35ef77b..00000000000
--- a/arch/arm/mach-ux500/include/mach/shrm_config.h
+++ /dev/null
@@ -1,111 +0,0 @@
-/*
- * Copyright (C) ST-Ericsson SA 2010
- *
- * Author: Biju Das <biju.das@stericsson.com> for ST-Ericsson
- * Author: Kumar Sanghavi <kumar.sanghvi@stericsson.com> for ST-Ericsson
- * Author: Arun Murthy <arun.murthy@stericsson.com> for ST-Ericsson
- * License terms: GNU General Public License (GPL) version 2
- */
-
-#ifndef __SHRM_CONFIG_H
-#define __SHRM_CONFIG_H
-
-
-/*
-Note: modem need to define IPC as a non-cacheable area.
-In Cortex R4 MPU requires that base address of NC area is aligned on a
-region-sized boundary.On modem side, only 1 NC area can be defined, hence
-the whole IPC area must be defined as NC (at least).
-
-*/
-
-/* cache line size = 32bytes*/
-#define SHM_CACHE_LINE 32
-#define SHM_PTR_SIZE 4
-
-/* FIFO 0 address configuration */
-/* ---------------------------- */
-/* 128KB */
-#define SHM_FIFO_0_SIZE (128*1024)
-
-
-/* == APE addresses == */
-#ifdef CONFIG_SHRM_V1_UPDATES_VERSION
-#define SHM_IPC_BASE_AMCU 0x06F80000
-#else
-#define SHM_IPC_BASE_AMCU 0x06000000
-#endif
-
-/* offset pointers */
-#define SHM_ACFIFO_0_WRITE_AMCU SHM_IPC_BASE_AMCU
-#define SHM_ACFIFO_0_READ_AMCU (SHM_ACFIFO_0_WRITE_AMCU + SHM_PTR_SIZE)
-#define SHM_CAFIFO_0_WRITE_AMCU (SHM_ACFIFO_0_WRITE_AMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_0_READ_AMCU (SHM_CAFIFO_0_WRITE_AMCU + SHM_PTR_SIZE)
-/* FIFO start */
-#define SHM_ACFIFO_0_START_AMCU (SHM_CAFIFO_0_WRITE_AMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_0_START_AMCU (SHM_ACFIFO_0_START_AMCU + SHM_FIFO_0_SIZE)
-
-
-/* == CMT addresses ==*/
-#define SHM_IPC_BASE_CMCU (SHM_IPC_BASE_AMCU+0x08000000)
-/* offset pointers */
-#define SHM_ACFIFO_0_WRITE_CMCU SHM_IPC_BASE_CMCU
-#define SHM_ACFIFO_0_READ_CMCU (SHM_ACFIFO_0_WRITE_CMCU + SHM_PTR_SIZE)
-#define SHM_CAFIFO_0_WRITE_CMCU (SHM_ACFIFO_0_WRITE_CMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_0_READ_CMCU (SHM_CAFIFO_0_WRITE_CMCU + SHM_PTR_SIZE)
-/* FIFO*/
-#define SHM_ACFIFO_0_START_CMCU (SHM_CAFIFO_0_WRITE_CMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_0_START_CMCU (SHM_ACFIFO_0_START_CMCU + SHM_FIFO_0_SIZE)
-
-
-/* ADSP addresses*/
-#define SHM_ACFIFO_0_START_ADSP 0x0
-#define SHM_CAFIFO_0_START_ADSP 0x0
-#define SHM_ACFIFO_0_WRITE_ADSP 0x0
-#define SHM_ACFIFO_0_READ_ADSP 0x0
-#define SHM_CAFIFO_0_WRITE_ADSP 0x0
-#define SHM_CAFIFO_0_READ_ADSP 0x0
-
-/* FIFO 1 address configuration */
-/* ---------------------------- */
-
-
-/* FIFO 1 - 4K */
-#define SHM_FIFO_1_SIZE (4*1024)
-
-
-/* == APE addresses == */
-#define SHM_ACFIFO_1_WRITE_AMCU (SHM_CAFIFO_0_START_AMCU + SHM_FIFO_0_SIZE)
-#define SHM_ACFIFO_1_READ_AMCU (SHM_ACFIFO_1_WRITE_AMCU + SHM_PTR_SIZE)
-#define SHM_CAFIFO_1_WRITE_AMCU (SHM_ACFIFO_1_WRITE_AMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_1_READ_AMCU (SHM_CAFIFO_1_WRITE_AMCU + SHM_PTR_SIZE)
-/* FIFO*/
-#define SHM_ACFIFO_1_START_AMCU (SHM_CAFIFO_1_WRITE_AMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_1_START_AMCU (SHM_ACFIFO_1_START_AMCU + SHM_FIFO_1_SIZE)
-
-
-/* == CMT addresses ==*/
-#define SHM_ACFIFO_1_WRITE_CMCU (SHM_CAFIFO_0_START_CMCU + SHM_FIFO_0_SIZE)
-#define SHM_ACFIFO_1_READ_CMCU (SHM_ACFIFO_1_WRITE_CMCU + SHM_PTR_SIZE)
-#define SHM_CAFIFO_1_WRITE_CMCU (SHM_ACFIFO_1_WRITE_CMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_1_READ_CMCU (SHM_CAFIFO_1_WRITE_CMCU + SHM_PTR_SIZE)
-/* FIFO1 start */
-#define SHM_ACFIFO_1_START_CMCU (SHM_CAFIFO_1_WRITE_CMCU + SHM_CACHE_LINE)
-#define SHM_CAFIFO_1_START_CMCU (SHM_ACFIFO_1_START_CMCU + SHM_FIFO_1_SIZE)
-
-
-/* ADSP addresses*/
-#define SHM_ACFIFO_1_START_ADSP 0x0
-#define SHM_CAFIFO_1_START_ADSP 0x0
-#define SHM_ACFIFO_1_WRITE_ADSP 0x0
-#define SHM_ACFIFO_1_READ_ADSP 0x0
-#define SHM_CAFIFO_1_WRITE_ADSP 0x0
-#define SHM_CAFIFO_1_READ_ADSP 0x0
-
-
-#define U8500_SHM_FIFO_APE_COMMON_BASE (SHM_ACFIFO_0_START_AMCU)
-#define U8500_SHM_FIFO_CMT_COMMON_BASE (SHM_CAFIFO_0_START_AMCU)
-#define U8500_SHM_FIFO_APE_AUDIO_BASE (SHM_ACFIFO_1_START_AMCU)
-#define U8500_SHM_FIFO_CMT_AUDIO_BASE (SHM_CAFIFO_1_START_AMCU)
-
-#endif /* __SHRM_CONFIG_H */