summaryrefslogtreecommitdiff
path: root/cpu/mpc86xx/pcie_indirect.c
blob: 6c63b38157d0f96fcabf050faea7fa0589bee580 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
/*
 * Support for indirect PCI bridges.
 *
 * Copyright (c) Freescale Semiconductor, Inc.
 * 2006. All rights reserved.
 *
 * Jason Jin <Jason.jin@freescale.com>
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License
 * as published by the Free Software Foundation; either version
 * 2 of the License, or (at your option) any later version.
 *
 * partly derived from
 * arch/powerpc/platforms/86xx/mpc86xx_pcie.c
 */

#include <common.h>

#ifdef CONFIG_PCI

#include <asm/processor.h>
#include <asm/io.h>
#include <pci.h>

#define PCI_CFG_OUT 	out_be32
#define PEX_FIX		out_be32(hose->cfg_addr+0x4, 0x0400ffff)

static int
indirect_read_config_pcie(struct pci_controller *hose,
		 	 pci_dev_t dev, int offset,
			 int len,u32 *val)
{
	int bus = PCI_BUS(dev);

	volatile unsigned char *cfg_data;
	u32 temp;

	PEX_FIX;
	if( bus == 0xff) {
		PCI_CFG_OUT(hose->cfg_addr, dev | (offset & 0xfc) | 0x80000001);
	}else {
		PCI_CFG_OUT(hose->cfg_addr, dev | (offset & 0xfc) | 0x80000000);
	}
	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	/* ERRATA PCI-Ex 12 - Configuration Address/Data Alignment */
	cfg_data = hose->cfg_data;
	PEX_FIX;
	temp = in_le32((u32 *)cfg_data);
	switch (len) {
	case 1:
		*val = (temp >> (((offset & 3))*8)) & 0xff;
		break;
	case 2:
		*val = (temp >> (((offset & 3))*8)) & 0xffff;
		break;
	default:
		*val = temp;
		break;
	}

	return 0;
}

static int
indirect_write_config_pcie(struct pci_controller *hose,
			  pci_dev_t dev,
			  int offset,
			  int len,
			  u32 val)
{
	int bus = PCI_BUS(dev);
	volatile unsigned char *cfg_data;
	u32 temp;

	PEX_FIX;
	if( bus == 0xff) {
		PCI_CFG_OUT(hose->cfg_addr, dev | (offset & 0xfc) | 0x80000001);
	}else {
		PCI_CFG_OUT(hose->cfg_addr, dev | (offset & 0xfc) | 0x80000000);
	}

	/*
	 * Note: the caller has already checked that offset is
	 * suitably aligned and that len is 1, 2 or 4.
	 */
	/* ERRATA PCI-Ex 12 - Configuration Address/Data Alignment */
	cfg_data = hose->cfg_data;
	switch (len) {
	case 1:
		PEX_FIX;
		temp = in_le32((u32 *)cfg_data);
		temp = (temp & ~(0xff << ((offset & 3) * 8))) |
			(val << ((offset & 3) * 8));
		PEX_FIX;
		out_le32((u32 *)cfg_data, temp);
		break;
	case 2:
		PEX_FIX;
		temp = in_le32((u32 *)cfg_data);
		temp = (temp & ~(0xffff << ((offset & 3) * 8)));
		temp |= (val << ((offset & 3) * 8)) ;
		PEX_FIX;
		out_le32((u32 *)cfg_data, temp);
		break;
	default:
		PEX_FIX;
		out_le32((u32 *)cfg_data, val);
		break;
	}
	PEX_FIX;
	return 0;
}

static int
indirect_read_config_byte_pcie(struct pci_controller *hose,
			      pci_dev_t dev,
			      int offset,
			      u8 *val)
{
	u32 val32;
	indirect_read_config_pcie(hose,dev,offset,1,&val32);
	*val = (u8)val32;
	return 0;
}

static int
indirect_read_config_word_pcie(struct pci_controller *hose,
			      pci_dev_t dev,
			      int offset,
			      u16 *val)
{
	u32 val32;
	indirect_read_config_pcie(hose,dev,offset,2,&val32);
	*val = (u16)val32;
	return 0;
}

static int
indirect_read_config_dword_pcie(struct pci_controller *hose,
			       pci_dev_t dev,
			       int offset,
			       u32 *val)
{
	return indirect_read_config_pcie(hose,dev, offset,4,val);
}

static int
indirect_write_config_byte_pcie(struct pci_controller *hose,
			       pci_dev_t dev,
			       int offset,
			       u8 val)
{
	return indirect_write_config_pcie(hose,dev, offset,1,(u32)val);
}

static int
indirect_write_config_word_pcie(struct pci_controller *hose,
			       pci_dev_t dev,
			       int offset,
			       unsigned short val)
{
	return indirect_write_config_pcie(hose,dev, offset,2,(u32)val);
}

static int
indirect_write_config_dword_pcie(struct pci_controller *hose,
			        pci_dev_t dev,
			        int offset,
			        u32 val)
{
	return indirect_write_config_pcie(hose,dev, offset,4,val);
}

void
pcie_setup_indirect(struct pci_controller* hose,
		   u32 cfg_addr,
		   u32 cfg_data)
{
	pci_set_ops(hose,
		    indirect_read_config_byte_pcie,
		    indirect_read_config_word_pcie,
		    indirect_read_config_dword_pcie,
		    indirect_write_config_byte_pcie,
		    indirect_write_config_word_pcie,
		    indirect_write_config_dword_pcie);

	hose->cfg_addr = (unsigned int *) cfg_addr;
	hose->cfg_data = (unsigned char *) cfg_data;
}

#endif	/* CONFIG_PCI */