summaryrefslogtreecommitdiff
path: root/tests/drm_vma_limiter_cached.c
blob: a47c7970e2cd1a3966dab0e65cb7d013e93f18a8 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
/*
 * Copyright © 2011 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Daniel Vetter <daniel.vetter@ffwll.ch>
 */

#include "igt.h"
#include <stdlib.h>
#include <stdio.h>
#include <string.h>
#include <fcntl.h>
#include <inttypes.h>
#include <errno.h>
#include <sys/stat.h>
#include <sys/time.h>
#include "drm.h"
#include "intel_bufmgr.h"

static drm_intel_bufmgr *bufmgr;
struct intel_batchbuffer *batch;

/* Testcase: check whether the libdrm vma limiter works
 *
 * We've had reports of the X server exhausting the default rlimit of 64k vma's
 * in the kernel. libdrm has grown facilities to limit the vma caching since,
 * this checks whether they actually work.
 *
 * This one checks whether mmaps of unused cached bos are also properly reaped.
 */

/* we do both cpu and gtt maps, so only need half of 64k to exhaust */

igt_simple_main
{
	int fd;
	int i;
	char *ptr;
	drm_intel_bo *load_bo;

	igt_skip_on_simulation();

	fd = drm_open_driver(DRIVER_INTEL);

	bufmgr = drm_intel_bufmgr_gem_init(fd, 4096);
	drm_intel_bufmgr_gem_enable_reuse(bufmgr);
	batch = intel_batchbuffer_alloc(bufmgr, intel_get_drm_devid(fd));

	load_bo = drm_intel_bo_alloc(bufmgr, "target bo", 1024*4096, 4096);
	igt_assert(load_bo);

	drm_intel_bufmgr_gem_set_vma_cache_size(bufmgr, 500);

	/* IMPORTANT: we need to enable buffer reuse, otherwise we won't test
	 * the libdrm bo cache! */
	drm_intel_bufmgr_gem_enable_reuse(bufmgr);

	/* put some load onto the gpu to keep the light buffers active for long
	 * enough */
	for (i = 0; i < 10000; i++) {
		BLIT_COPY_BATCH_START(0);
		OUT_BATCH((3 << 24) | /* 32 bits */
			  (0xcc << 16) | /* copy ROP */
			  4096);
		OUT_BATCH(0); /* dst x1,y1 */
		OUT_BATCH((1024 << 16) | 512);
		OUT_RELOC(load_bo, I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER, 0);
		OUT_BATCH((0 << 16) | 512); /* src x1, y1 */
		OUT_BATCH(4096);
		OUT_RELOC(load_bo, I915_GEM_DOMAIN_RENDER, 0, 0);
		ADVANCE_BATCH();
	}

#define GROUP_SZ 100
	for (i = 0; i < 68000; ) {
		int j;
		drm_intel_bo *bo[GROUP_SZ];

		for (j = 0; j < GROUP_SZ; j++, i++) {
			bo[j] = drm_intel_bo_alloc(bufmgr, "mmap bo", 4096, 4096);
			igt_assert(bo[j]);

			drm_intel_gem_bo_map_gtt(bo[j]);
			ptr = bo[j]->virtual;
			igt_assert(ptr);
			*ptr = 'c';
			drm_intel_gem_bo_unmap_gtt(bo[j]);

			/* put it onto the active list ... */
			COLOR_BLIT_COPY_BATCH_START(0);
			OUT_BATCH((3 << 24) | /* 32 bits */
				  128);
			OUT_BATCH(0); /* dst x1,y1 */
			OUT_BATCH((1 << 16) | 1);
			OUT_RELOC(bo[j], I915_GEM_DOMAIN_RENDER, I915_GEM_DOMAIN_RENDER, 0);
			OUT_BATCH(0xffffffff); /* color */
			ADVANCE_BATCH();
		}
		intel_batchbuffer_flush(batch);

		for (j = 0; j < GROUP_SZ; j++)
			drm_intel_bo_unreference(bo[j]);
	}

	intel_batchbuffer_free(batch);
	drm_intel_bufmgr_destroy(bufmgr);

	close(fd);
}