diff options
author | Dmitry Osipenko <digetx@gmail.com> | 2018-01-10 16:59:43 +0300 |
---|---|---|
committer | Thierry Reding <treding@nvidia.com> | 2018-03-12 13:59:05 +0100 |
commit | ea141d5819db989eb688cee2713b664faba4f1ca (patch) | |
tree | a36e14e7a9f6834d33a7e8f97bd9aa756aa10457 /drivers/gpu/drm/amd/amdgpu/amdgpu_trace_points.c | |
parent | 2dcabf053c6ecde46f7aa3612c5a57fb8bd185c4 (diff) |
clk: tegra20: Correct PLL_C_OUT1 setup
PLL_C_OUT_1 can't produce 216 MHz defined in the init_table. Let's
set it to 240 MHz and explicitly specify HCLK rate for consistency.
Signed-off-by: Dmitry Osipenko <digetx@gmail.com>
Acked-by: Peter De Schrijver <pdeschrijver@nvidia.com>
Signed-off-by: Thierry Reding <treding@nvidia.com>
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu/amdgpu_trace_points.c')
0 files changed, 0 insertions, 0 deletions