diff options
author | Zheng Yang <zhengyang@rock-chips.com> | 2017-05-25 18:00:24 +0800 |
---|---|---|
committer | Heiko Stuebner <heiko@sntech.de> | 2018-02-12 15:00:55 +0100 |
commit | 36ec03618c12ad3308f7a80994ee4b2129a1e381 (patch) | |
tree | 46a668cda737373fcb9e0214d7c3a08b67ca09b5 /lib/mpi/mpiutil.c | |
parent | 7f872cb362d312b0b75975441b3717253e323b81 (diff) |
clk: rockchip: add flags for rk3328 dclk_lcdc
dclk_lcdc can be sourced from a general pll source as well
as the hdmiphy's pll output. We will want to set this source
by hand (to the system-pll-source in most cases) and also
want rate changes to this clock to be able to also touch
the pll source clock if needed, so add CLK_SET_RATE_PARENT
and CLK_SET_RATE_NO_REPARENT for dclk_lcdc.
Signed-off-by: Zheng Yang <zhengyang@rock-chips.com>
[ammended commit message]
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'lib/mpi/mpiutil.c')
0 files changed, 0 insertions, 0 deletions