diff options
author | Shunqian Zheng <zhengsq@rock-chips.com> | 2018-03-12 09:50:48 +0800 |
---|---|---|
committer | Heiko Stuebner <heiko@sntech.de> | 2018-03-12 11:08:30 +0100 |
commit | 3f7f3b0fb4563947424673d9b6786f46111462d9 (patch) | |
tree | a27b64c2323845f3441688b188f1b89244808377 /scripts/gdb/linux/utils.py | |
parent | 0626d183479480c878c15157a38d6dd962c1dae6 (diff) |
arm64: dts: rockchip: assign clock rate for ACLK_VIO on rk3399
The ACLK_VIO is a parent clock used by a several children,
its suggested clock rate is 400MHz. Right now it gets 400MHz
because it sources from CPLL(800M) and divides by 2 after reset.
It's good not to rely on default values like this, so let's
explicitly set it.
NOTE: it's expected that at least one board may override cru node and
set the CPLL to 1.6 GHz. On that board it will be very important to be
explicit about aclk-vio being 400 MHz.
Signed-off-by: Shunqian Zheng <zhengsq@rock-chips.com>
Reviewed-by: Douglas Anderson <dianders@chromium.org>
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'scripts/gdb/linux/utils.py')
0 files changed, 0 insertions, 0 deletions