diff options
author | Qiuxu Zhuo <qiuxu.zhuo@intel.com> | 2021-06-11 10:01:22 -0700 |
---|---|---|
committer | Tony Luck <tony.luck@intel.com> | 2021-06-17 18:19:53 -0700 |
commit | 0b7338b27e821a61cfa695077aa352312c0ab2f6 (patch) | |
tree | 1ec68e67dd9fec6d64cbf80a66f3a0f7d646d530 /usr | |
parent | 4e591c056819850366d2fcb642f4f40dd4eef93a (diff) |
EDAC/igen6: Add Intel Tiger Lake SoC support
Tiger Lake SoC shares the same memory controller and In-Band ECC
(IBECC) IP with Elkhart Lake SoC. The main differences are that Tiger
Lake has two memory controllers each associated with one IBECC and
uses Machine Check for the memory error notification.
So add Tiger Lake compute die IDs, MCE decoding chain registration,
and memory slice decoding for Tiger Lake EDAC support.
Signed-off-by: Qiuxu Zhuo <qiuxu.zhuo@intel.com>
Signed-off-by: Tony Luck <tony.luck@intel.com>
Link: https://lore.kernel.org/r/20210611170123.1057025-6-tony.luck@intel.com
Diffstat (limited to 'usr')
0 files changed, 0 insertions, 0 deletions