blob: 5db047979074a2deaff3f91e4b30158945329c72 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
|
/*
* Copyright (C) ST-Ericsson 2009.
*
* Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
* Licensed under GPLv2.
*/
#ifndef _AB8500_H
#define _AB8500_H
/*
* AB8500 bank addresses
*/
#define AB8500_SYS_CTRL1_BLOCK 0x1
#define AB8500_SYS_CTRL2_BLOCK 0x2
#define AB8500_REGU_CTRL1 0x3
#define AB8500_REGU_CTRL2 0x4
#define AB8500_USB 0x5
#define AB8500_TVOUT 0x6
#define AB8500_DBI 0x7
#define AB8500_ECI_AV_ACC 0x8
#define AB8500_RESERVED 0x9
#define STw4550_GPADC 0xA
#define AB8500_GPADC 0xA
#define AB8500_CHARGER 0xB
#define AB8500_GAS_GAUGE 0xC
#define AB8500_AUDIO 0xD
#define AB8500_INTERRUPT 0xE
#define AB8500_RTC 0xF
#define AB8500_MISC 0x10
#define AB8500_DEBUG 0x12
#define AB8500_PROD_TEST 0x13
#define AB8500_OTP_EMUL 0x15
/*
* System control 1 register offsets.
* Bank = 0x01
*/
#define AB8500_TURNON_STAT_REG 0x0100
#define AB8500_RESET_STAT_REG 0x0101
#define AB8500_PONKEY1_PRESS_STAT_REG 0x0102
#define AB8500_FSM_STAT1_REG 0x0140
#define AB8500_FSM_STAT2_REG 0x0141
#define AB8500_SYSCLK_REQ_STAT_REG 0x0142
#define AB8500_USB_STAT1_REG 0x0143
#define AB8500_USB_STAT2_REG 0x0144
#define AB8500_STATUS_SPARE1_REG 0x0145
#define AB8500_STATUS_SPARE2_REG 0x0146
#define AB8500_CTRL1_REG 0x0180
#define AB8500_CTRL2_REG 0x0181
/*
* System control 2 register offsets.
* bank = 0x02
*/
#define AB8500_CTRL3_REG 0x0200
#define AB8500_CTRL3_RST_DENC_MASK 0x4
#define AB8500_CTRL3_RST_DENC_SHIFT 2
#define AB8500_CTRL3_RST_AUD_MASK 0x2
#define AB8500_CTRL3_RST_AUD_SHIFT 1
#define AB8500_MAIN_WDOG_CTRL_REG 0x0201
#define AB8500_MAIN_WDOG_TIMER_REG 0x0202
#define AB8500_LOW_BAT_REG 0x0203
#define AB8500_BATT_OK_REG 0x0204
#define AB8500_SYSCLK_TIMER_REG 0x0205
#define AB8500_SMPSCLK_CTRL_REG 0x0206
#define AB8500_SMPSCLK_SEL1_REG 0x0207
#define AB8500_SMPSCLK_SEL2_REG 0x0208
#define AB8500_SMPSCLK_SEL3_REG 0x0209
#define AB8500_SYSULPCLK_CONF_REG 0x020A
#define AB8500_SYSULPCLK_CTRL1_REG 0x020B
#define AB8500_SYSCLK_CTRL_REG 0x020C
#define AB8500_SYSCLK_REQ1_VALID_REG 0x020D
#define AB8500_SYSCLK_REQ_VALID_REG 0x020E
#define AB8500_SYSCTRL_SPARE_REG 0x020F
#define AB8500_PAD_CONF_REG 0x0210
/*
* Regu control1 register offsets (SPI)
* Bank = 0x03
*/
#define AB8500_REGU_SERIAL_CTRL1_REG 0x0300
#define AB8500_REGU_SERIAL_CTRL2_REG 0x0301
#define AB8500_REGU_SERIAL_CTRL3_REG 0x0302
#define AB8500_REGU_REQ_CTRL1_REG 0x0303
#define AB8500_REGU_REQ_CTRL2_REG 0x0304
#define AB8500_REGU_REQ_CTRL3_REG 0x0305
#define AB8500_REGU_REQ_CTRL4_REG 0x0306
#define AB8500_REGU_SYSCLK_REQ1HP_VALID1_REG 0x0307
#define AB8500_REGU_SYSCLK_REQ1HP_VALID2_REG 0x0308
#define AB8500_REGU_HWHPREQ1_VALID1_REG 0x0309
#define AB8500_REGU_HWHPREQ1_VALID2_REG 0x030A
#define AB8500_REGU_HWHPREQ2_VALID1_REG 0x030B
#define AB8500_REGU_HWHPREQ2_VALID2_REG 0x030C
#define AB8500_REGU_SWHPREQ_VALID1_REG 0x030D
#define AB8500_REGU_SWHPREQ_VALID2_REG 0x030E
#define AB8500_REGU_SYSCLK_REQ1_VALID_REG 0x030F /* only for ED*/
#define AB8500_REGU_SYSCLK_REQ2_VALID_REG 0x0310 /*only for ED*/
#define AB8500_REGU_MISC1_REG 0x0380
#define AB8500_REGU_OTGSUPPLY_CTRL_REG 0x0381
#define AB8500_REGU_VUSB_CTRL_REG 0x0382 /* see reg manaul*/
#define AB8500_REGU_VAUDIO_SUPPLY_REG 0x0383
#define AB8500_REGU_CTRL1_SPARE_REG 0x0384
/*
* Regu control2 register offsets (SPI/APE I2C)
* Bank = 0x04
*/
#define AB8500_REGU_ARM_REGU1_REG 0x0400
#define AB8500_REGU_ARM_REGU2_REG 0x0401
#define AB8500_REGU_VAPE_REGU_REG 0x0402
#define AB8500_REGU_VSMPS1_REGU_REG 0x0403
#define AB8500_REGU_VSMPS2_REGU_REG 0x0404
#define AB8500_REGU_VSMPS3_REGU_REG 0x0405
#define AB8500_REGU_VPLLVANA_REGU_REG 0x0406
#define AB8500_REGU_VREF_DDR_REG 0x0407
#define AB8500_REGU_EXTSUPPLY_REGU_REG 0x0408
#define AB8500_REGU_VAUX12_REGU_REG 0x0409
#define AB8500_REGU_VAUX12_REGU_VAUX1_MASK 0x3
#define AB8500_REGU_VAUX12_REGU_VAUX1_SHIFT 0
#define AB8500_REGU_VAUX12_REGU_VAUX1_FORCE_HP 0x1
#define AB8500_REGU_VRF1VAUX3_REGU_REG 0x040A
#define AB8500_REGU_VARM_SEL1_REG 0x040B
#define AB8500_REGU_VARM_SEL2_REG 0x040C
#define AB8500_REGU_VARM_SEL3_REG 0x040D
#define AB8500_REGU_VAPE_SEL1_REG 0x040E
#define AB8500_REGU_VAPE_SEL2_REG 0x040F
#define AB8500_REGU_VAPE_SEL3_REG 0x0410
#define AB8500_REGU_VBB_SEL2_REG 0x0412
#define AB8500_REGU_VSMPS1_SEL1_REG 0x0413
#define AB8500_REGU_VSMPS1_SEL2_REG 0x0414
#define AB8500_REGU_VSMPS1_SEL3_REG 0x0415
#define AB8500_REGU_VSMPS2_SEL1_REG 0x0417
#define AB8500_REGU_VSMPS2_SEL2_REG 0x0418
#define AB8500_REGU_VSMPS2_SEL3_REG 0x0419
#define AB8500_REGU_VSMPS3_SEL1_REG 0x041B
#define AB8500_REGU_VSMPS3_SEL2_REG 0x041C
#define AB8500_REGU_VSMPS3_SEL3_REG 0x041D
#define AB8500_REGU_VAUX1_SEL_REG 0x041F
#define AB8500_REGU_VAUX1_SEL_MASK 0xf
#define AB8500_REGU_VAUX1_SEL_SHIFT 0
#define AB8500_REGU_VAUX1_SEL_1_5V 0x4
#define AB8500_REGU_VAUX1_SEL_2_5V 0x8
#define AB8500_REGU_VAUX2_SEL_REG 0x0420
#define AB8500_REGU_VRF1VAUX3_SEL_REG 0x0421
#define AB8500_REGU_CTRL2_SPARE_REG 0x0422
/*
* Regu control2 Vmod register offsets
*/
#define AB8500_REGU_VMOD_REGU_REG 0x0440
#define AB8500_REGU_VMOD_SEL1_REG 0x0441
#define AB8500_REGU_VMOD_SEL2_REG 0x0442
#define AB8500_REGU_CTRL_DISCH_REG 0x0443
#define AB8500_REGU_CTRL_DISCH2_REG 0x0444
/*
* Sim control register offsets
* Bank:0x4
*/
#define AB8500_SIM_REG1_SGR1L_REG 0x0480
#define AB8500_SIM_REG1_SGR1U_REG 0x0481
#define AB8500_SIM_REG2_SCR1L_REG 0x0482
#define AB8500_SIM_REG2_SCR1U_REG 0x0483
#define AB8500_SIM_REG3_SCTRLRL_REG 0x0484
#define AB8500_SIM_REG3_SCTRLRU_REG 0x0485
#define AB8500_SIM_ISOUICCINT_SRC_REG 0x0486
#define AB8500_SIM_ISOUICCINT_LATCH_REG 0x0487
#define AB8500_SIM_ISOUICCINT_MASK_REG 0x0488
#define AB8500_SIM_REG4_USBUICC_REG 0x0489
#define AB8500_SIM_SDELAYSEL_REG 0x048A
#define AB8500_SIM_USBUICC_CTRL 0x048B /* bit 3 only for ED */
/*
* USB/ULPI register offsets
* Bank : 0x5
*/
#define AB8500_USB_LINE_STAT_REG 0x0580
#define AB8500_USB_LINE_CTRL1_REG 0x0581
#define AB8500_USB_LINE_CTRL2_REG 0x0582
#define AB8500_USB_LINE_CTRL3_REG 0x0583
#define AB8500_USB_LINE_CTRL4_REG 0x0584
#define AB8500_USB_LINE_CTRL5_REG 0x0585
#define AB8500_USB_OTG_CTRL_REG 0x0587
#define AB8500_USB_OTG_STAT_REG 0x0588
#define AB8500_USB_OTG_STAT_REG 0x0588
#define AB8500_USB_CTRL_SPARE_REG 0x0589
#define AB8500_USB_PHY_CTRL_REG 0x058A /*only in Cut1.0*/
/*
* TVOUT / CTRL register offsets
* Bank : 0x06
*/
#define AB8500_DENC_CONF0_REG 0x0600
#define AB8500_DENC_CONF1_REG 0x0601
#define AB8500_DENC_CONF2_REG 0x0602
#define AB8500_DENC_CONF3_REG 0x0603
#define AB8500_DENC_CONF4_REG 0x0604
#define AB8500_DENC_CONF5_REG 0x0605
#define AB8500_DENC_CONF6_REG 0x0606
#define AB8500_DENC_CONF6_SOFT_RST_MASK 0x80
#define AB8500_DENC_CONF6_SOFT_RST_SHIFT 7
#define AB8500_DENC_CONF6_SOFT_RST_OFF 0x0
#define AB8500_DENC_CONF6_SOFT_RST_ON 0x1
#define AB8500_DENC_CONF7_REG 0x0607
#define AB8500_DENC_CONF8_REG 0x0608
#define AB8500_TVOUT_CTRL_REG 0x0680
#define AB8500_TVOUT_CTRL2_REG 0x0681
/*
* DBI register offsets
* Bank : 0x07
*/
#define AB8500_DBI_REG1_REG 0x0700
#define AB8500_DBI_REG2_REG 0x0701
/*
* ECI regsiter offsets
* Bank : 0x08
*/
#define AB8500_ECI_CTRL_REG 0x0800
#define AB8500_ECI_HOOKLEVEL_REG 0x0801
#define AB8500_ECI_DATAOUT_REG 0x0802
#define AB8500_ECI_DATAIN_REG 0x0803
/*
* AV Connector register offsets
* Bank : 0x08
*/
#define AB8500_AV_CONN_REG 0x0840
/*
* Accessory detection register offsets
* Bank : 0x08
*/
#define AB8500_ACC_DET_DB1_REG 0x0880
#define AB8500_ACC_DET_DB2_REG 0x0881
/*
* GPADC register offsets
* Bank : 0x0A
*/
#define AB8500_GPADC_CTRL1_REG 0x0A00
#define AB8500_GPADC_CTRL2_REG 0x0A01
#define AB8500_GPADC_CTRL3_REG 0x0A02
#define AB8500_GPADC_AUTO_TIMER_REG 0x0A03
#define AB8500_GPADC_STAT_REG 0x0A04
#define AB8500_GPADC_MANDATAL_REG 0x0A05
#define AB8500_GPADC_MANDATAH_REG 0x0A06
#define AB8500_GPADC_AUTODATAL_REG 0x0A07
#define AB8500_GPADC_AUTODATAH_REG 0x0A08
#define AB8500_GPADC_MUX_CTRL_REG 0x0A09
/*
* Charger / status register offfsets
* Bank : 0x0B
*/
#define AB8500_CH_STATUS1_REG 0x0B00
#define AB8500_CH_STATUS2_REG 0x0B01
#define AB8500_CH_USBCH_STAT1_REG 0x0B02
#define AB8500_CH_USBCH_STAT2_REG 0x0B03
#define AB8500_CH_FSM_STAT_REG 0x0B04
#define AB8500_CH_STAT_REG 0x0B05
/*
* Charger / control register offfsets
* Bank : 0x0B
*/
#define AB8500_CH_VOLT_LVL_REG 0x0B40
#define AB8500_CH_VOLT_LVL_MAX_REG 0x0B41 /*Only in Cut1.0*/
#define AB8500_CH_OPT_CRNTLVL_REG 0x0B42 /*Only in Cut1.0*/
#define AB8500_CH_OPT_CRNTLVL_MAX_REG 0x0B43 /*Only in Cut1.0*/
#define AB8500_CH_WD_TIMER_REG 0x0B44 /*Only in Cut1.0*/
#define AB8500_CH_WD_CTRL_REG 0x0B45 /*Only in Cut1.0*/
#define AB8500_CHARG_WD_CTRL 0x0B51
#define AB8500_LED_INDICATOR_PWM_CTRL 0x0B53
#define AB8500_LED_INDICATOR_PWM_DUTY 0x0B54
#define AB8500_BATT_OVV 0x0B55
/*
* Charger / main control register offfsets
* Bank : 0x0B
*/
#define AB8500_MCH_CTRL1 0x0B80
#define AB8500_MCH_CTRL2 0x0B81
#define AB8500_MCH_IPT_CURLVL_REG 0x0B82
#define AB8500_CH_WD_REG 0x0B83
/*
* Charger / USB control register offsets
* Bank : 0x0B
*/
#define AB8500_USBCH_CTRL1_REG 0x0BC0
#define AB8500_USBCH_CTRL2_REG 0x0BC1
#define AB8500_USBCH_IPT_CRNTLVL_REG 0x0BC2
/*
* Gas Gauge register offsets
* Bank : 0x0C
*/
#define AB8500_GASG_CC_CTRL_REG 0x0C00
#define AB8500_GASG_CC_ACCU1_REG 0x0C01
#define AB8500_GASG_CC_ACCU2_REG 0x0C02
#define AB8500_GASG_CC_ACCU3_REG 0x0C03
#define AB8500_GASG_CC_ACCU4_REG 0x0C04
#define AB8500_GASG_CC_SMPL_CNTRL_REG 0x0C05
#define AB8500_GASG_CC_SMPL_CNTRH_REG 0x0C06
#define AB8500_GASG_CC_SMPL_CNVL_REG 0x0C07
#define AB8500_GASG_CC_SMPL_CNVH_REG 0x0C08
#define AB8500_GASG_CC_CNTR_AVGOFF_REG 0x0C09
#define AB8500_GASG_CC_OFFSET_REG 0x0C0A
#define AB8500_GASG_CC_NCOV_ACCU 0x0C10
#define AB8500_GASG_CC_NCOV_ACCU_CTRL 0x0C11
#define AB8500_GASG_CC_NCOV_ACCU_LOW 0x0C12
#define AB8500_GASG_CC_NCOV_ACCU_MED 0x0C13
#define AB8500_GASG_CC_NCOV_ACCU_HIGH 0x0C14
/*
* Audio
* Bank : 0x0D
* Should be part of Audio codec driver
*/
#define AB8500_AUDIO_POWER_UP 0x0D00
#define AB8500_AUDIO_ANA_CONF4 0x0D08
#define AB8500_AUDIO_DA_PATH_CONF 0x0D09
#define AB8500_AUDIO_PWM_GEN_CONF1 0x0D0F
#define AB8500_AUDIO_PWM_GEN_CONF2 0x0D10
#define AB8500_AUDIO_PWM_GEN_CONF3 0x0D11
#define AB8500_AUDIO_PWM_GEN_CONF4 0x0D12
#define AB8500_AUDIO_PWM_GEN_CONF5 0x0D13
/*
* Interrupt register offsets
* Bank : 0x0E
*/
#define AB8500_IT_SOURCE1_REG 0x0E00
#define AB8500_IT_SOURCE2_REG 0x0E01
#define AB8500_IT_SOURCE3_REG 0x0E02
#define AB8500_IT_SOURCE4_REG 0x0E03
#define AB8500_IT_SOURCE5_REG 0x0E04
#define AB8500_IT_SOURCE6_REG 0x0E05
/* available only in 1.0 */
#define AB8500_IT_SOURCE7_REG 0x0E06
#define AB8500_IT_SOURCE8_REG 0x0E07
#define AB8500_IT_SOURCE19_REG 0x0E12
#define AB8500_IT_SOURCE20_REG 0x0E13
#define AB8500_IT_SOURCE21_REG 0x0E14
#define AB8500_IT_SOURCE22_REG 0x0E15
#define AB8500_IT_SOURCE23_REG 0x0E16
#define AB8500_IT_SOURCE24_REG 0x0E17
/*
* latch registers
*/
#define AB8500_IT_LATCH1_REG 0x0E20
#define AB8500_IT_LATCH2_REG 0x0E21
#define AB8500_IT_LATCH3_REG 0x0E22
#define AB8500_IT_LATCH4_REG 0x0E23
#define AB8500_IT_LATCH5_REG 0x0E24
#define AB8500_IT_LATCH6_REG 0x0E25
/* available only in 1.0 */
#define AB8500_IT_LATCH7_REG 0x0E26
#define AB8500_IT_LATCH8_REG 0x0E27
#define AB8500_IT_LATCH9_REG 0x0E28
#define AB8500_IT_LATCH10_REG 0x0E29
#define AB8500_IT_LATCH19_REG 0x0E32
#define AB8500_IT_LATCH20_REG 0x0E33
#define AB8500_IT_LATCH21_REG 0x0E34
#define AB8500_IT_LATCH22_REG 0x0E35
#define AB8500_IT_LATCH23_REG 0x0E36
#define AB8500_IT_LATCH24_REG 0x0E37
/*
* mask registers
*/
#define AB8500_IT_MASK1_REG 0x0E40
#define AB8500_IT_MASK2_REG 0x0E41
#define AB8500_IT_MASK3_REG 0x0E42
#define AB8500_IT_MASK4_REG 0x0E43
#define AB8500_IT_MASK5_REG 0x0E44
#define AB8500_IT_MASK6_REG 0x0E45
/* available only in 1.0 */
#define AB8500_IT_MASK7_REG 0x0E46
#define AB8500_IT_MASK8_REG 0x0E47
#define AB8500_IT_MASK9_REG 0x0E48
#define AB8500_IT_MASK10_REG 0x0E49
#define AB8500_IT_MASK11_REG 0x0E4A
#define AB8500_IT_MASK12_REG 0x0E4B
#define AB8500_IT_MASK13_REG 0x0E4C
#define AB8500_IT_MASK14_REG 0x0E4D
#define AB8500_IT_MASK15_REG 0x0E4E
#define AB8500_IT_MASK16_REG 0x0E4F
#define AB8500_IT_MASK17_REG 0x0E50
#define AB8500_IT_MASK18_REG 0x0E51
#define AB8500_IT_MASK19_REG 0x0E52
#define AB8500_IT_MASK20_REG 0x0E53
#define AB8500_IT_MASK21_REG 0x0E54
#define AB8500_IT_MASK22_REG 0x0E55
#define AB8500_IT_MASK23_REG 0x0E56
#define AB8500_IT_MASK24_REG 0x0E57
/*
* RTC bank register offsets
* Bank : 0xF
*/
#define AB8500_RTC_SWITCHOFF_STAT_REG 0x0F00
#define AB8500_RTC_CC_CONF_REG 0x0F01
#define AB8500_RTC_READ_REQ_REG 0x0F02
#define AB8500_RTC_WATCH_TSECMID_REG 0x0F03
#define AB8500_RTC_WATCH_TSECHI_REG 0x0F04
#define AB8500_RTC_WATCH_TMIN_LOW_REG 0x0F05
#define AB8500_RTC_WATCH_TMIN_MID_REG 0x0F06
#define AB8500_RTC_WATCH_TMIN_HI_REG 0x0F07
#define AB8500_RTC_ALRM_MIN_LOW_REG 0x0F08
#define AB8500_RTC_ALRM_MIN_MID_REG 0x0F09
#define AB8500_RTC_ALRM_MIN_HI_REG 0x0F0A
#define AB8500_RTC_STAT_REG 0x0F0B
#define AB8500_RTC_BKUP_CHG_REG 0x0F0C
#define AB8500_RTC_FORCE_BKUP_REG 0x0F0D
#define AB8500_RTC_CALIB_REG 0x0F0E
#define AB8500_RTC_SWITCH_STAT_REG 0x0F0F
/*
* Misc block GPIO register offsets - Not for ED
* Bank : 0x10
*/
/* available only in 1.0 */
#define AB8500_GPIO_SEL1_REG 0x01000
#define AB8500_GPIO_SEL2_REG 0x01001
#define AB8500_GPIO_SEL3_REG 0x01002
#define AB8500_GPIO_SEL4_REG 0x01003
#define AB8500_GPIO_SEL5_REG 0x01004
#define AB8500_GPIO_SEL6_REG 0x01005
#define AB8500_GPIO_DIR1_REG 0x01010
#define AB8500_GPIO_DIR2_REG 0x01011
#define AB8500_GPIO_DIR3_REG 0x01012
#define AB8500_GPIO_DIR4_REG 0x01013
#define AB8500_GPIO_DIR5_REG 0x01014
#define AB8500_GPIO_DIR6_REG 0x01015
#define AB8500_GPIO_OUT1_REG 0x01020
#define AB8500_GPIO_OUT2_REG 0x01021
#define AB8500_GPIO_OUT3_REG 0x01022
#define AB8500_GPIO_OUT4_REG 0x01023
#define AB8500_GPIO_OUT5_REG 0x01024
#define AB8500_GPIO_OUT6_REG 0x01025
#define AB8500_GPIO_PUD1_REG 0x01030
#define AB8500_GPIO_PUD2_REG 0x01031
#define AB8500_GPIO_PUD3_REG 0x01032
#define AB8500_GPIO_PUD4_REG 0x01033
#define AB8500_GPIO_PUD5_REG 0x01034
#define AB8500_GPIO_PUD6_REG 0x01035
#define AB8500_GPIO_IN1_REG 0x01040
#define AB8500_GPIO_IN2_REG 0x01041
#define AB8500_GPIO_IN3_REG 0x01042
#define AB8500_GPIO_IN4_REG 0x01043
#define AB8500_GPIO_IN5_REG 0x01044
#define AB8500_GPIO_IN6_REG 0x01045
#define AB8500_GPIO_ALT_FUNC 0x01050
/*
* PWM Out generators
* Bank: 0x10
*/
#define AB8500_PWM_OUT_CTRL1_REG 0x1060
#define AB8500_PWM_OUT_CTRL2_REG 0x1061
#define AB8500_PWM_OUT_CTRL3_REG 0x1062
#define AB8500_PWM_OUT_CTRL4_REG 0x1063
#define AB8500_PWM_OUT_CTRL5_REG 0x1064
#define AB8500_PWM_OUT_CTRL6_REG 0x1065
#define AB8500_PWM_OUT_CTRL7_REG 0x1066
#define AB8500_I2C_PAD_CTRL_REG 0x1067
#define AB8500_REV_REG 0x1080
/*
* Misc, Debug Test Configuration register
* Bank : 0x11
*/
#define AB8500_DEBUG_TESTMODE_REG 0x01100
/* only in 1.0 */
#define AB8500_I2C_TRIG1_ADR_REG 0x1101
#define AB8500_I2C_TRIG1_ID_REG 0x1102
#define AB8500_I2C_TRIG2_ADR_REG 0x1103
#define AB8500_I2C_TRIG3_ID_REG 0x1104
#define AB8500_I2C_NOACCESS_SUP_REG 0x1105
/* Offsets in TurnOnstatus register
*/
#define AB8500_MAX_INT 192
#define AB8500_MAX_FUTURE_USE 105
#define AB8500_MAX_INT_SOURCE 11
#define AB8500_MAX_INT_LATCH 13
#define AB8500_MAX_INT_MASK 21
#define ab8500_read prcmu_i2c_read
#define ab8500_write prcmu_i2c_write
extern int prcmu_i2c_read(u8 reg, u16 slave);
extern int prcmu_i2c_write(u8 reg, u16 slave, u8 reg_data);
#endif /* AB8500_H_ */
|